The next generation of MAPS for future tracking detectors will have to meet stringent requirements placed on them. One such detector is the ALICE ITS3 that aims to be very light at 0.07% X/X0 per layer and have a low power consumption in the active area of 40mW∕cm2 by implementing wafer-scale MAPS bent into cylindrical half layers. To address these challenging requirements, the ALICE ITS3 project, in conjunction with the CERN EP R&D on monolithic pixel sensors, proposed the Tower Partners Semiconductor Co. 65nm CMOS process as the starting point for the sensor. After the initial results confirmed the detection efficiency and radiation hardness, the choice of the technology was solidified by demonstrating the feasibility of operating MAPS in low-power consumption regimes, <50mW∕cm2, while maintaining high-quality performance. This was shown through a detailed characterisation of the Digital Pixel Test Structure (DPTS) prototype exposed to X-rays and ionising beams, and the results are presented in this article. Additionally, the sensor was further investigated through studies of the fake-hit rate, the linearity of the front-end in the range 1.7–28keV, the performance after ionising irradiation, and the detection efficiency of inclined tracks in the range 0–45

Further characterisation of Digital Pixel Test Structures implemented in a 65 nm CMOS process

Beole, Stefania;Sanna, Isabella;Senyukov, Serhiy;
2026-01-01

Abstract

The next generation of MAPS for future tracking detectors will have to meet stringent requirements placed on them. One such detector is the ALICE ITS3 that aims to be very light at 0.07% X/X0 per layer and have a low power consumption in the active area of 40mW∕cm2 by implementing wafer-scale MAPS bent into cylindrical half layers. To address these challenging requirements, the ALICE ITS3 project, in conjunction with the CERN EP R&D on monolithic pixel sensors, proposed the Tower Partners Semiconductor Co. 65nm CMOS process as the starting point for the sensor. After the initial results confirmed the detection efficiency and radiation hardness, the choice of the technology was solidified by demonstrating the feasibility of operating MAPS in low-power consumption regimes, <50mW∕cm2, while maintaining high-quality performance. This was shown through a detailed characterisation of the Digital Pixel Test Structure (DPTS) prototype exposed to X-rays and ionising beams, and the results are presented in this article. Additionally, the sensor was further investigated through studies of the fake-hit rate, the linearity of the front-end in the range 1.7–28keV, the performance after ionising irradiation, and the detection efficiency of inclined tracks in the range 0–45
2026
1083
1
13
chip, sensor, charged particle tracker, MAPS
Aglieri Rinella, Gianluca; Apadula, Nicole; Andronic, Anton; Antonelli, Matias; Aresti, Mauro; Baccomi, Roberto; Becht, Pascal; Beole, Stefania; Borri...espandi
File in questo prodotto:
File Dimensione Formato  
1-s2.0-S0168900225008848-main.pdf

Accesso aperto

Tipo di file: PDF EDITORIALE
Dimensione 2.1 MB
Formato Adobe PDF
2.1 MB Adobe PDF Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/2318/2122894
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus ND
  • ???jsp.display-item.citation.isi??? ND
social impact